aboutsummaryrefslogtreecommitdiff
path: root/drivers/phy/ti/phy-j721e-wiz.c
diff options
context:
space:
mode:
authorGravatar Swapnil Jakhade <sjakhade@cadence.com> 2021-03-04 07:08:13 +0100
committerGravatar Vinod Koul <vkoul@kernel.org> 2021-03-30 23:34:13 +0530
commite25c9dbcfc17bfe4fb0b72cdb6926db708f1ed6b (patch)
tree492b6eebc8315d6b4fd4e07aeafe5b9422537dcc /drivers/phy/ti/phy-j721e-wiz.c
parentphy: cadence-torrent: Add support to drive refclk out (diff)
downloadlinux-e25c9dbcfc17bfe4fb0b72cdb6926db708f1ed6b.tar.gz
linux-e25c9dbcfc17bfe4fb0b72cdb6926db708f1ed6b.tar.bz2
linux-e25c9dbcfc17bfe4fb0b72cdb6926db708f1ed6b.zip
phy: cadence-torrent: Update PCIe + QSGMII config for correct PLL1 clock
For PCIe + QSGMII configuration where QSGMII was using PLL1 and was expecting 10GHz clock, configuration was giving 8GHz clock. Update register sequences to get correct PLL1 configuration. Also, update single link PCIe and single link SGMII/QSGMII configurations with related changes. Signed-off-by: Swapnil Jakhade <sjakhade@cadence.com> Signed-off-by: Kishon Vijay Abraham I <kishon@ti.com> Link: https://lore.kernel.org/r/1614838096-32291-2-git-send-email-sjakhade@cadence.com Signed-off-by: Vinod Koul <vkoul@kernel.org>
Diffstat (limited to 'drivers/phy/ti/phy-j721e-wiz.c')
0 files changed, 0 insertions, 0 deletions