aboutsummaryrefslogtreecommitdiff
path: root/arch/mips/mm/c-tx39.c
AgeCommit message (Expand)AuthorFilesLines
2006-04-19[MIPS] Handle IDE PIO cache aliases on SMP.Gravatar Ralf Baechle 1-0/+7
2006-03-18[MIPS] local_r4k_flush_cache_page fixGravatar Atsushi Nemoto 1-1/+0
2006-02-14[MIPS] Add protected_blast_icache_range, blast_icache_range, etc.Gravatar Atsushi Nemoto 1-61/+9
2005-10-29Cleanup the mess in cpu_cache_init.Gravatar Ralf Baechle 1-1/+1
2005-10-29Sync c-tx39.c with c-r4k.c.Gravatar Atsushi Nemoto 1-4/+5
2005-10-29Avoid SMP cacheflushes. This is a minor optimization of startup butGravatar Ralf Baechle 1-0/+1
2005-10-29Update MIPS to use the 4-level pagetable code thereby getting rid ofGravatar Ralf Baechle 1-1/+3
2005-04-16Linux-2.6.12-rc2v2.6.12-rc2Gravatar Linus Torvalds 1-0/+493