aboutsummaryrefslogtreecommitdiff
path: root/drivers/clk/ingenic
AgeCommit message (Expand)AuthorFilesLines
2023-01-25clk: ingenic: jz4760: Update M/N/OD calculation algorithmGravatar Paul Cercueil 1-10/+8
2022-11-01clk: Add Ingenic JZ4755 CGU driverGravatar Siarhei Volkau 3-0/+357
2022-10-27clk: ingenic: Minor cosmetic fixups for X1000Gravatar Aidan MacDonald 1-25/+24
2022-10-27clk: ingenic: Add X1000 audio clocksGravatar Aidan MacDonald 1-0/+70
2022-10-27clk: ingenic: Add .set_rate_hook() for PLL clocksGravatar Aidan MacDonald 2-0/+7
2022-10-27clk: ingenic: Make PLL clock enable_bit and stable_bit optionalGravatar Aidan MacDonald 2-5/+19
2022-10-27clk: ingenic: Make PLL clock "od" field optionalGravatar Aidan MacDonald 2-9/+19
2022-08-31clk: ingenic-tcu: Properly enable registers before accessing timersGravatar Aidan MacDonald 1-10/+5
2022-05-18clk: ingenic-tcu: Fix missing TCU clock for X1000 SoCsGravatar Aidan MacDonald 1-10/+25
2022-05-18clk: ingenic: Mark critical clocks in Ingenic SoCsGravatar Aidan MacDonald 7-0/+76
2022-05-18clk: ingenic: Allow specifying common clock flagsGravatar Aidan MacDonald 2-1/+4
2022-02-17clk: jz4725b: fix mmc0 clock gatingGravatar Siarhei Volkau 1-2/+1
2022-01-06clk: ingenic: Add MDMA and BDMA clocksGravatar Paul Cercueil 2-0/+15
2021-11-14Merge tag 'devicetree-fixes-for-5.16-1' of git://git.kernel.org/pub/scm/linux...Gravatar Linus Torvalds 7-7/+7
2021-11-11dt-bindings: Rename Ingenic CGU headers to ingenic,*.hGravatar Paul Cercueil 7-7/+7
2021-11-02clk: ingenic: Fix bugs with divided dividersGravatar Paul Cercueil 1-3/+3
2021-06-27clk: ingenic: Add support for the JZ4760Gravatar Paul Cercueil 4-0/+441
2021-06-27clk: ingenic: Support overriding PLLs M/N/OD calc algorithmGravatar Paul Cercueil 2-13/+30
2021-06-27clk: ingenic: Remove pll_info.no_bypass_bitGravatar Paul Cercueil 3-8/+6
2021-06-27clk: ingenic: Read bypass register only when there is oneGravatar Paul Cercueil 1-8/+11
2021-06-27clk: Support bypassing dividersGravatar Paul Cercueil 5-29/+42
2020-12-19clk: ingenic: Fix divider calculation with div tablesGravatar Paul Cercueil 1-4/+10
2020-10-13clk: ingenic: Respect CLK_SET_RATE_PARENT in .round_rateGravatar Paul Cercueil 1-0/+2
2020-10-13clk: ingenic: Don't tag custom clocks with CLK_SET_RATE_PARENTGravatar Paul Cercueil 1-7/+7
2020-10-13clk: ingenic: Don't use CLK_SET_RATE_GATE for PLLGravatar Paul Cercueil 1-2/+7
2020-10-13clk: ingenic: Use readl_poll_timeout instead of custom loopGravatar Paul Cercueil 1-26/+29
2020-10-13clk: ingenic: Use to_clk_info() macro for all clocksGravatar Paul Cercueil 1-39/+15
2020-07-27clk: X1000: Add support for calculat REFCLK of USB PHY.Gravatar 周琰杰 (Zhou Yanjie) 1-1/+83
2020-07-27clk: JZ4780: Reformat the code to align it.Gravatar 周琰杰 (Zhou Yanjie) 1-45/+45
2020-07-27clk: JZ4780: Add functions for enable and disable USB PHY.Gravatar 周琰杰 (Zhou Yanjie) 1-30/+35
2020-07-27clk: Ingenic: Add RTC related clocks for Ingenic SoCs.Gravatar 周琰杰 (Zhou Yanjie) 3-0/+38
2020-05-28clk: ingenic: Mark ingenic_tcu_of_match as __maybe_unusedGravatar Stephen Boyd 1-1/+1
2020-05-28clk: X1000: Add FIXDIV for SSI clock of X1000.Gravatar 周琰杰 (Zhou Yanjie) 1-6/+111
2020-05-28clk: Ingenic: Add CGU driver for X1830.Gravatar 周琰杰 (Zhou Yanjie) 3-0/+459
2020-05-28clk: Ingenic: Adjust cgu code to make it compatible with X1830.Gravatar 周琰杰 (Zhou Yanjie) 7-4/+41
2020-05-28clk: Ingenic: Remove unnecessary spinlock when reading registers.Gravatar 周琰杰 (Zhou Yanjie) 1-11/+1
2020-03-20clk: ingenic/TCU: Fix round_rate returning errorGravatar Paul Cercueil 1-1/+1
2020-03-20clk: ingenic/jz4770: Exit with error if CGU init failedGravatar Paul Cercueil 1-1/+3
2020-03-20clk: JZ4780: Add function for enable the second core.Gravatar 周琰杰 (Zhou Yanjie) 1-5/+50
2020-03-20clk: Ingenic: Add support for TCU of X1000.Gravatar 周琰杰 (Zhou Yanjie) 1-0/+8
2019-11-27Merge branches 'clk-ingenic', 'clk-init-leak', 'clk-ux500' and 'clk-bitmain' ...Gravatar Stephen Boyd 3-1/+286
2019-11-22clk: ingenic: Allow drivers to be built with COMPILE_TESTGravatar Stephen Boyd 1-1/+1
2019-11-13clk: Ingenic: Add CGU driver for X1000.Gravatar Zhou Yanjie 3-0/+285
2019-11-08drivers/clk: convert VL struct to struct_sizeGravatar Stephen Kitt 1-2/+1
2019-09-22Merge tag 'mips_5.4' of git://git.kernel.org/pub/scm/linux/kernel/git/mips/linuxGravatar Linus Torvalds 4-1/+490
2019-08-12clk: ingenic: Use CLK_OF_DECLARE_DRIVER macroGravatar Paul Cercueil 4-4/+4
2019-08-08clk: jz4740: Add TCU clockGravatar Paul Cercueil 1-0/+6
2019-08-08clk: ingenic: Add driver for the TCU clocksGravatar Paul Cercueil 3-1/+484
2019-08-07clk: ingenic/jz4740: Fix "pll half" divider not read/written properlyGravatar Paul Cercueil 1-1/+8
2019-07-17Merge tag 'clk-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/cl...Gravatar Linus Torvalds 9-128/+192