aboutsummaryrefslogtreecommitdiff
path: root/drivers/clk/rockchip
AgeCommit message (Expand)AuthorFilesLines
2024-05-04clk: rockchip: rk3568: Add PLL rate for 724 MHzGravatar Lucas Stach 1-0/+1
2024-05-04clk: rockchip: Remove an unused field in struct rockchip_mmc_clockGravatar Christophe JAILLET 1-1/+0
2024-04-10clk: rockchip: rk3588: Add reset line for HDMI ReceiverGravatar Shreeya Patel 1-0/+1
2024-04-10clk: rockchip: rk3568: Add missing USB480M_PHY muxGravatar David Jander 1-0/+4
2024-02-27clk: rockchip: rk3399: Allow to set rate of clk_i2s0_frac's parentGravatar Ondrej Jirman 1-3/+3
2024-02-27clk: rockchip: rk3588: use linked clock ID for GATE_LINKGravatar Sebastian Reichel 1-23/+23
2024-02-27clk: rockchip: rk3588: fix indentGravatar Sebastian Reichel 1-1/+1
2024-02-27clk: rockchip: rk3588: fix pclk_vo0grf and pclk_vo1grfGravatar Sebastian Reichel 1-6/+4
2024-02-27Merge branch 'v6.9-shared/clkids' into v6.9-clk/nextGravatar Heiko Stuebner 3-1/+23
2024-02-27clk: rockchip: rk3588: fix CLK_NR_CLKS usageGravatar Sebastian Reichel 3-1/+23
2024-01-25clk: rockchip: rk3568: Add PLL rate for 128MHzGravatar Chris Morgan 1-0/+1
2024-01-12Merge tag 'clk-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/cl...Gravatar Linus Torvalds 1-0/+3
2023-12-05clk: rockchip: rk3568: Mark pclk_usb as criticalGravatar Chris Morgan 1-0/+1
2023-12-05clk: rockchip: rk3568: Add PLL rate for 126.4MHzGravatar Chris Morgan 1-0/+1
2023-11-28clk: rockchip: rk3128: Fix SCLK_SDMMC's clock nameGravatar Alex Bee 1-1/+1
2023-11-28clk: rockchip: rk3128: Fix aclk_peri_src's parentGravatar Finley Xiao 1-13/+7
2023-11-16clk: rockchip: rk3128: Fix HCLK_OTG gate registerGravatar Weihao Li 1-1/+1
2023-11-16clk: rockchip: rk3568: Add PLL rate for 292.5MHzGravatar Chris Morgan 1-0/+1
2023-11-16clk: rockchip: rk3568: Add PLL rate for 115.2MHzGravatar Chris Morgan 1-0/+1
2023-10-23clk: Use device_get_match_data()Gravatar Rob Herring 1-7/+2
2023-08-30Merge branches 'clk-versa', 'clk-strdup', 'clk-amlogic', 'clk-allwinner' and ...Gravatar Stephen Boyd 2-1/+61
2023-08-10clk: rockchip: rv1126: Add PD_VO clock treeGravatar Jagan Teki 1-0/+59
2023-07-19clk: Explicitly include correct DT includesGravatar Rob Herring 2-2/+2
2023-07-10clk: rockchip: rk3568: Fix PLL rate setting for 78.75MHzGravatar Alibek Omarov 1-1/+1
2023-07-10clk: rockchip: rk3568: Add PLL rate for 101MHzGravatar Alibek Omarov 1-0/+1
2023-04-25Merge branches 'clk-of', 'clk-samsung', 'clk-rockchip' and 'clk-qcom' into cl...Gravatar Stephen Boyd 2-17/+27
2023-04-18clk: rockchip: rk3588: make gate linked clocks criticalGravatar Sebastian Reichel 1-16/+26
2023-04-05clk: rockchip: Remove values for mmask and nmask in struct clk_fractional_div...Gravatar Christophe JAILLET 1-2/+0
2023-03-07clk: rockchip: rk3399: allow clk_cifout to force clk_cifout_src to reparentGravatar Quentin Schulz 1-1/+1
2022-12-12Merge branches 'clk-spear', 'clk-fract', 'clk-rockchip' and 'clk-imx' into cl...Gravatar Stephen Boyd 9-35/+3795
2022-11-23clk: rockchip: Fix memory leak in rockchip_clk_register_pll()Gravatar Xiu Jianfeng 1-0/+1
2022-11-22clk: Remove a useless includeGravatar Christophe JAILLET 1-1/+0
2022-11-15clk: rockchip: add clock controller for the RK3588Gravatar Elaine Zhang 5-1/+3447
2022-11-14clk: rockchip: add lookup table supportGravatar Sebastian Reichel 2-15/+40
2022-11-14clk: rockchip: simplify rockchip_clk_add_lookupGravatar Sebastian Reichel 2-10/+6
2022-11-14clk: rockchip: allow additional mux options for cpu-clock frequency changesGravatar Elaine Zhang 2-0/+43
2022-11-14clk: rockchip: add pll type for RK3588Gravatar Elaine Zhang 2-1/+235
2022-11-14clk: rockchip: add register offset of the cores select parentGravatar Elaine Zhang 2-8/+23
2022-09-23clk: rockchip: Add clock controller support for RV1126 SoCGravatar Jagan Teki 4-0/+1165
2022-09-13clk: rockchip: Add MUXTBL variantGravatar Elaine Zhang 2-6/+38
2022-05-03clk: rockchip: Mark hclk_vo as critical on rk3568Gravatar Sascha Hauer 1-0/+1
2022-02-24clk: rockchip: re-add rational best approximation algorithm to the fractional...Gravatar Quentin Schulz 1-0/+3
2022-02-23clk/rockchip: Use of_device_get_match_data()Gravatar Minghao Chi (CGEL ZTE) 1-4/+2
2022-02-08clk: rockchip: Add CLK_SET_RATE_PARENT to the HDMI reference clock on rk3568Gravatar Sascha Hauer 1-1/+1
2022-02-08clk: rockchip: drop CLK_SET_RATE_PARENT from dclk_vop* on rk3568Gravatar Sascha Hauer 1-3/+3
2022-02-08clk: rockchip: Add more PLL rates for rk3568Gravatar Sascha Hauer 1-0/+6
2021-11-02clk: rockchip: drop module parts from rk3399 and rk3568 driversGravatar Heiko Stuebner 3-10/+2
2021-11-02Revert "clk: rockchip: use module_platform_driver_probe"Gravatar Heiko Stuebner 2-2/+2
2021-09-21clk: rockchip: use module_platform_driver_probeGravatar Miles Chen 2-2/+2
2021-09-20clk: rockchip: rk3399: expose PCLK_COREDBG_{B,L}Gravatar Brian Norris 1-2/+2